# A Noise Reduction and Linearity Improvement Technique for a Differential Cascode LNA

Xiaohua Fan, Member, IEEE, Heng Zhang, Student Member, IEEE, and Edgar Sánchez-Sinencio, Fellow, IEEE

Abstract—A typical common source cascode low-noise amplifier (CS-LNA) can be treated as a CS-CG two stage amplifier. In the published literature, an inductor is added at the drain of the main transistor to reduce the noise contribution of the cascode transistors. In this work, an inductor connected at the gate of the cascode transistor and capacitive cross-coupling are strategically combined to reduce the noise and the nonlinearity influences of the cascode transistors in a differential cascode CS-LNA. It uses a smaller noise reduction inductor compared with the conventional inductor based technique. It can reduce the noise, improve the linearity and also increase the voltage gain of the LNA. The proposed technique is theoretically formulated. Furthermore, as a proof of concept, a 2.2 GHz inductively degenerated CS-LNA was fabricated using TSMC 0.35  $\mu$ m CMOS technology. The resulting LNA achieves 1.92 dB noise figure, 8.4 dB power gain, better than 13 dB S11, more than 30 dB isolation (S12), and -2.55 dBm IIP3, with the core fully differential LNA consuming 9 mA from a 1.8 V power supply.

Index Terms—Low-noise amplifier (LNA), capacitive cross-coupling, noise figure, noise reduction, linearity improvement, RF circuit.

# I. INTRODUCTION

UE to the low cost and easy integration, CMOS is widely used to design wireless systems especially in the radio frequency region. The low noise amplifier (LNA) serves as the first building block of the wireless receiver. It needs to amplify the incoming wireless signal without adding much noise and distortion. The noise performance of the LNA dramatically influences the overall system noise performance. The inductively degenerated CS-LNA [1]-[5] is widely used due to its superior noise performance. A common gate LNA (CG-LNA) can easily achieve the input impedance matching, but suffers from poor noise performance [6]. The capacitive cross-coupling technique for CG-LNA [7]–[9] partially cancels the noise contribution of the common gate transistor at the output, which improves the noise performance of the CG-LNA. On the other hand, due to the existence of the parasitic capacitance at the source of the cascode transistor, the cascode transistor's noise influences the overall noise performance of the CS-LNA [10]–[14]. In [13], a layout technique to merge the main transistor and the cascode

Manuscript received April 3, 2007; revised November 29, 2007. Fabrication of the prototype IC was supported by MOSIS through its educational program.

Digital Object Identifier 10.1109/JSSC.2007.916584

transistor can reduce the cascode transistor noise contribution. Additional inductors can be added at the drain of the main transistor to cancel the effect of the parasitic capacitance, thus improving the noise performance of the LNA [10]–[12] at the cost of larger area for the on-chip inductors.

In this paper, a noise reduction inductor combined with the capacitive cross-coupling technique is proposed to improve the noise and linearity performance of the differential cascode LNA. It can reduce the noise and nonlinearity contributions of the cascode transistors with a smaller inductor compared with the typical inductor based technique [10]–[12]. The capacitive cross-coupling technique used in the cascode transistors increases the effective transconductance of the cascode transistors, further improves the linearity of the LNA, and also reduces the Miller effect of the gate-drain capacitance of the main transistor.

Section II describes the basic inductively degenerated CS-LNA, analyzes the noise influence of the cascode transistors, and shows the conventional inductor based noise improvement technique. Section III discusses the original capacitive cross-coupling technique [7]–[9] for CG-LNA, and proposes its application combined with inductor in the cascode transistors of the differential cascode CS-LNA. It also gives the theoretical foundations of the LNA noise reduction with the proposed technique. Section IV discusses the LNA linearity improvement with the proposed technique. Section V addresses the effects of the proposed technique on the LNA S11 and gain. The measurement results are presented in Sections VI and VII provides conclusions. Detailed analysis of noise, linearity and voltage gain are presented in the Appendixes.

#### II. BACKGROUND AND PREVIOUS WORK

The LNA noise performance dominates the overall noise performance of the receiver. The inductively degenerated CS-LNA is widely used due to its superior noise performance.

### A. Inductively Degenerated CS-LNA

The typical inductively degenerated CS-LNA is shown in Fig. 1, where all parasitic capacitances other than the gate-source capacitances of  $M_1$  and  $M_2$  are ignored for simplicity. It uses an inductor  $L_s$  to generate the real impedance to match the input impedance to 50  $\Omega$ , which results in good noise performance [1]–[4]. If the resistive losses in the signal path, the gate resistance, and the parasitic capacitances except gate-source capacitances are ignored, the overall input impedance of CS-LNA can be simplified to (1), where  $g_{m1}$  is the transconductance of  $M_1$ .

$$Z_{\rm in}(s) \approx sL_g + sL_s + \frac{1}{sC_{gs1}} + g_{m1}\frac{L_s}{C_{gs1}}$$
 (1)

X. Fan was with the Analog & Mixed Signal Center, Electrical and Computer Engineering Department, Texas A&M University. He is now with Marvell Semi-conductor, Austin, TX 78759 USA.

H. Zhang and E. Sánchez Sinencio are with the Analog & Mixed Signal Center, Electrical and Computer Engineering Department, Texas A&M University (e-mail: e.sanchez@ieee.org, http://amesp02.tamu.edu/~sanchez).



Fig. 1. Inductively degenerated cascode CS-LNA.

The small-signal model of the inductively degenerated cascode CS-LNA is shown in Fig. 2, where  $C_{gd}$  and  $g_{mb}$  of the transistors are ignored for simplicity. The capacitor  $C_x$  represents all the parasitic capacitances at node X. It is estimated as

$$C_x \approx C_{as2} + C_{sb2} + C_{db1} \tag{2}$$

If the noise contribution from the cascode stage is ignored, the noise factor of the cascode CS-LNA becomes [1]–[4]

$$F_1 = 1 + \frac{R_l}{R_s} + \frac{R_g}{R_s} + \frac{\gamma}{\alpha} \frac{\chi}{Q_L} \frac{\omega_o}{\omega_T}$$
 (3)

$$\chi = 1 - 2|c|\sqrt{\frac{\delta\alpha^2}{5\gamma}} + \frac{\delta\alpha^2}{5\gamma}\left(1 + Q_L^2\right) \tag{4}$$

$$Q_L = \frac{\omega_o(L_s + L_g)}{R_s} = \frac{1}{\omega_o C_{as1} R_s}$$
 (5)

$$c = \frac{\overline{i_g i_d^*}}{\sqrt{\overline{i_g^2 i_d^2}}} \approx -0.395j \tag{6}$$

where  $R_s$  is the input voltage source resistance,  $R_l$  represents the series resistance of the inductor  $L_g, R_g$  is the gate resistance of  $M_1, \omega_o$  is the operating frequency, and  $\alpha, \gamma$ , and  $\delta$  are bias-dependant parameters [1]–[4]. The existence of the parasitic capacitance  $C_x$  reduces the gain of the first stage, which makes the noise contribution from the cascode stage  $(F_c)$  larger. Thus, the noise factor of the cascode CS-LNA [11] becomes

$$F = F_1 + F_c \approx F_1 + 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o^2 C_x}{\omega_T g_{m2}}\right)^2 \tag{7}$$

where  $\omega_T = g_{m1}/C_{gs1}$ ,  $g_{do2}$  is the zero-bias drain conductance of  $M_2$  and  $\gamma_2$  is the bias-dependent factor. Same as in [11], the noise sources of the first stage include the gate induced noise and drain noise sources, but only the drain noise of the second stage is modeled [7]–[11]. From (2) and (7), it can be observed that  $C_x$  increases the noise factor of the LNA.

#### B. Existing Solution to Reduce Noise

The parasitic capacitance  $C_x$  can be reduced by merging the main transistor and the cascode transistor in the layout [13]. In [10]–[12], an additional inductor  $L_{\rm add}$  was added to cancel the effect of  $C_x$  at the frequency of interest. As a result, if the  $r_{o1}$  and  $r_{o2}$  of  $M_1$  and  $M_2$  are large enough, the noise current generated by the cascode transistor  $M_2$  adds negligible noise current to the output.



Fig. 2. Small-signal model of cascode CS-LNA for noise analysis.

The large area requirement of on-chip inductor is a big concern for on-chip integration. For a typical 0.35  $\mu$ m CMOS technology, the parasitic capacitance for a 200  $\mu$ m/0.4  $\mu$ m nMOS transistor is nearly 0.3 pF. Thus, it requires an inductor around 14 nH to resonate at 2 GHz. In the advanced CMOS technology, it requires even larger inductor values. In addition, the poor quality factor of the on-chip inductor increases the overall noise figure of the LNA.

In this paper, we propose a technique to significantly reduce the noise and nonlinearity contribution of the cascode transistors as well as the value of  $L_{\rm add}$ .

### III. LNA NOISE REDUCTION WITH THE PROPOSED TECHNIQUE

The CG-LNA can achieve wideband input impedance matching, but suffers from poor noise performance. To alleviate this problem, a capacitive cross-coupling technique was proposed in [7]–[9] for CG-LNA. It can boost the transistor transconductance with passive capacitors, as shown in Fig. 3. If the gate-bulk and gate-drain capacitances are ignored, the effective transconductance and input capacitance of the LNA are here derived as:

$$G_{m,\text{eff}} = \frac{2C_c}{C_{as} + C_c} g_{m1} \tag{8}$$

$$C_{\rm in} = \frac{4C_c}{C_{qs} + C_c} C_{gs} = 2 \frac{G_{m,\text{eff}}}{g_{m1}} C_{gs}.$$
 (9)

When  $C_c \gg C_{gs}$ , the effective transconductance is doubled, and the input capacitance is increased by four times.

The inductively degenerated cascode CS-LNA can be considered as a CS-CG two stage LNA. The CS stage is designed to achieve the input impedance matching and also to obtain best noise performance. The input voltage signal is converted to current through the CS transistor. The cascode transistor works as a CG stage. It is designed mainly to reduce the Miller effect of the parasitic gate-drain overlap capacitance in the CS transistor. It also helps to increase the output impedance and to improve the input—output isolation.

An additional inductor  $L_{\text{add}}$  combined with the capacitive cross-coupling technique is applied to the cascode transistors of



Fig. 3. Capacitor cross-coupled differential CG-LNA.

the differential LNA to reduce the noise. The proposed topology is implemented in a fully differential inductively degenerated CS-LNA as shown in Fig. 4. The input admittance at node X is given by  $G'_{m,\text{eff}}(j\omega)+jB'_{\text{eff}}(j\omega)$ , where the effective transconductance of the cascode transistor is expressed as

$$G'_{m,\text{eff}} = \frac{2\omega C_c - \frac{1}{\omega L_{\text{add}}}}{\omega C_c + \omega C_{gs2} - \frac{1}{\omega L_{gs4}}} g_{m2}$$
(10)

Note that in our proposed approach, the cross-coupled capacitors are applied to the cascode transistors. The equivalent input susceptance at node X is not purely capacitive, which can be derived as

$$B'_{\text{eff}} \cong \frac{4\omega C_c}{\omega C_c + \omega C_{gs2} - \frac{1}{\omega L_{\text{add}}}} \omega C_{gs2}$$

$$+ \frac{(\omega C_c + \omega C_{gs2}) \times \left(-\frac{1}{\omega L_{\text{add}}}\right)}{\omega C_c + \omega C_{gs2} - \frac{1}{\omega L_{\text{add}}}}$$

$$+ \omega C_{db1} + \omega C_{gd1} + \omega C_{sb2}$$
(11)

where other parasitic capacitances are ignored. From (10), if  $\omega C_c \gg \omega C_{gs2}$  and  $\omega C_c \gg \omega C_{gs2} - (1/\omega L_{\rm add})$ , the effective transconductance is doubled and the equivalent susceptance from (11) becomes

$$B'_{\text{eff}} \cong \frac{\omega C_c \left(4\omega C_{gs2} - \frac{1}{\omega L_{\text{add}}}\right)}{\omega C_c + \omega C_{gs2} - \frac{1}{\omega L_{\text{add}}}} + \omega C_{sb2} + \omega C_{gd1} + \omega C_{db1}. \quad (12)$$

At  $\omega = \omega_o$ , when (12) equals to zero, the capacitive effect at node X is mainly eliminated, which leads to

$$L_{\rm add} \approx \frac{1}{\omega_o^2 (4C_{qs2} + C_{sb2} + C_{qd1} + C_{db1})}.$$
 (13)

Using the small-signal model, the noise figure of the cascode LNA yields

$$F' = F_1 + F_c' = F_1 + 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o B'_{\text{eff}}}{\omega_T G'_{m,\text{eff}}}\right)^2$$
. (14)

Note that  $B'_{\text{eff}}$  is a function of  $\omega$ .

Since the effect of the parasitic capacitance at node X is cancelled as shown in (11)–(13), the noise of the cascode transistors,  $F'_c$ , is negligible.

The inductor  $L_{\text{add}}$  can be implemented with either on-chip inductor or bonding wire inductor. Its value is reduced by a factor of 4 with respect to the typical inductor based technique



Fig. 4. The inductor combined with capacitive cross-coupling technique in a fully differential cascode CS-LNA.



Fig. 5. Simulation results of the differential cascode CS-LNA with and without  $L_{\rm add}$  and  $C_c$  .

[10]–[12]. Here  $L_{\rm add}$  is implemented as a bonding wire inductor. Since now the gates of  $M_2$  are connected out of the chip using the bonding wire inductor, it is desired to add ESD protection structures for these pads. In this design, to verify the proposed concept and to get the optimal results, there are no ESD protection structures for these pads. If the ESD protection circuit is used, it can be modeled in first order as a grounded capacitor parallel with the bonding wire inductor. The parallel LC network should be used to replace the  $L_{\rm add}$  in the analysis used in this paper.

The proposed LNA topology shown in Fig. 4 is designed with TSMC 0.35  $\mu$ m CMOS technology and the noise performance is shown in Fig. 5.  $L_g$  is an ideal inductor, while  $L_s$  and  $L_d$  are on-chip spiral inductors, which are modeled as pi model using ASITIC software [15], [16].

The proposed technique reduces the differential cascode CS-LNA noise figure (NF) by 15.8%, that is from 2.22 dB to 1.87 dB at 2.2 GHz. It will be more significant for the LNAs working at higher frequency.

At the lower frequency,  $L_{\rm add}$  short circuited the gates of the cascode transistors to  $V_{\rm DD}$  supply (AC ground). In that case, the



Fig. 6. Simulated NF of the differential cascode CS-LNA with the inductor  $L_{\rm add}$  value varied from 3 to 5 nH.

total capacitive effects at node X in Fig. 4 are not zero and the LNA has worse noise performance.

The bonding wire inductance has different PVT values. From (10)–(14), at the operating frequency, we obtain that the variations of  $G'_{m,\text{eff}}$ ,  $B'_{\text{eff}}$  and F' can be approximated as

$$\Delta G'_{m,\text{eff}} = G'_{m,\text{eff}}(L_{\text{add}} + \Delta L_{\text{add}}) 
- G'_{m,\text{eff}}(L_{\text{add}}) \cong 0$$
(15)
$$\Delta B'_{\text{eff}} = B'_{\text{eff}}(L_{\text{add}} + \Delta L_{\text{add}}) - B'_{\text{eff}}(L_{\text{add}}) 
\cong \frac{1}{\omega_o L_{\text{add}}} \times \frac{\Delta L_{\text{add}}}{L_{\text{add}}}$$
(16)
$$\Delta F' = F'(L_{\text{add}} + \Delta L_{\text{add}}) - F'(L_{\text{add}}) 
\cong 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o \Delta B'_{\text{eff}}}{\omega_T G'_{m,\text{eff}}}\right)^2$$

$$= 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o (4C_{gs2} + C_{sb2} + C_{gd1} + C_{db1})}{\omega_T G'_{m,\text{eff}}}\right)^2$$

$$\times \left(\frac{\Delta L_{\text{add}}}{L_{\text{add}}}\right)^2.$$
(17)

From (15)–(17), as an example, with 10% variation in  $L_{\rm add}$  value, the proposed technique can still achieve around 96% noise reduction for the cascode device, assuming the ideal  $L_{\rm add}$  can entirely eliminate the cascode transistor noise contribution. The noise performance of the LNA with varied inductor  $L_{\rm add}$  value (from 3 nH to 5 nH) is shown in Fig. 6. The NF varied from 1.87 dB to 1.95 dB, that is 4.2% variation for a 67% variation of  $L_{\rm add}$ .

The LNA NF varies with temperature. The noise reduction with the proposed technique through temperature variation is summarized in Table I. Since the noise of the transistor increases with the increasing temperature, the absolute value of the cascode transistor noise contribution also increases. Thus, if it is ideally eliminated, the absolute noise reduction value becomes larger at higher temperature.

TABLE I NF Improvement Versus Temperature

|                    | -45°C  | 27°C   | 85 °C  |
|--------------------|--------|--------|--------|
| NF without         | 1.59dB | 2.22dB | 3.22dB |
| proposed technique |        |        |        |
| NF with proposed   | 1.42dB | 1.87dB | 2.4dB  |
| technique          |        |        |        |
| NF improvement     | 0.17dB | 0.35dB | 0.82dB |



Fig. 7. Analyzed CS stage of cascode CS-LNA equivalent circuit.

# IV. LNA LINEARITY IMPROVEMENT WITH THE PROPOSED TECHNIQUE

The LNA linearity is normally dominated by the voltage to current conversion transistor in CS stage. If the voltage gain of the first stage is greater than one, the second stage linearity plays a more important role [14]. Since the cascode CS-LNA can be treated as a CS-CG two stage amplifier, the linearity of the proposed topology is analyzed in two parts: 1) the linearity of the first voltage to current conversion stage; 2) the linearity of the cascode stage.

The linearity of the common source MOS transistor or common emitter bipolar transistor is well reported in the literature [17]–[22]. The linearity of the first voltage to current conversion stage is analyzed based on Fig. 7.

The drain currents of M1 and M2 in Fig. 4 can be expressed as follows up to third order:

$$i_{ds} \approx \mathbf{I}_{DC} + g_m \mathbf{V}_{gs} + g_2 \mathbf{V}_{gs}^2 + g_3 \mathbf{V}_{gs}^3.$$
 (18)

The third-order input intercept point (IIP3) of the first voltage to current conversion stage can be derived using Volterra series [17]–[19] as shown in (19)–(23):

$$IIP_{3} = \frac{1}{6R_{s} \cdot |H(\omega)| \cdot |A_{1}(\omega)|^{3} \cdot |\varepsilon(\Delta\omega, 2\omega)|}$$
(19)

$$\varepsilon(\Delta\omega, 2\omega) = g_3 - g_{oB} \tag{20}$$

$$g_{oB} = \frac{2}{3}g_2^2 \left[ \frac{2}{g_{m1} + g(\Delta\omega)} + \frac{1}{g_{m1} + g(2\omega)} \right]$$
 (21)

$$g(\omega) = \frac{1 + j\omega C_{gd}[Z_1(\omega) + Z_3(\omega)] + j\omega C_{gs}[Z_1(\omega) + Z_x(\omega)]}{Z_x(\omega)}$$
(22)

$$Z_x(\omega) = Z_2(\omega) + j\omega C_{gd}[Z_1(\omega)Z_2(\omega) + Z_1(\omega)Z_3(\omega) + Z_2(\omega)Z_3(\omega)]$$
(23)



Fig. 8. Analyzed cascode stage equivalent circuit.

where  $\omega$  is the center frequency of two input tones:  $\omega_1$  and  $\omega_2, \Delta\omega = |\omega_1 - \omega_2|, |H(\omega)|$  relates the equivalent input IM3 voltage to the IM3 response of the drain current nonlinear terms,  $A_1(\omega)$  is the linear transfer function from the input voltage  $V_{\rm in}$ to the gate-source voltage  $V_{qs1}$ .  $Z_1(\omega)$  and  $Z_2(\omega)$  are shown in Fig. 4.  $\varepsilon(\Delta\omega, 2\omega)$  shows the nonlinear contributions from the second and third order terms described in (18). For a MOS transistor, it can be found that  $g_3$  and  $g_{oB}$  have opposite signs. From (19)–(20), the reduction of both  $g_3$  and  $g_{oB}$  is needed to improve the IIP3.

 $Z_3$  is the impedance looking out of the drain of the main transistor  $M_1$ . For the conventional cascode CS-LNA [1]–[4], its relation with the cascode transistor  $M_2$  is described as

$$Z_3(\Delta\omega) \approx \frac{1}{a_{m2}}$$
 (24)

$$Z_3(\Delta\omega) \approx \frac{1}{g_{m2}}$$
 (24)  
 $Z_3(2\omega) \approx \frac{1}{g_{m2} + j2\omega C_{as2}}$ . (25)

From (10)–(11), for our proposed LNA, the above values become

$$Z_3'(\Delta\omega) = \frac{1}{G'_{m,\text{eff}}(\Delta\omega) + jB'_{\text{eff}}(\Delta\omega)} \approx \frac{1}{g_{m2}}$$
(26)  
$$Z_3'(2\omega) = \frac{1}{G'_{m,\text{eff}}(2\omega) + jB'_{\text{eff}}(2\omega)}$$
$$\approx \frac{1}{2g_{m2} + i8\omega G_{m2}}.$$
(27)

 $Z_3$  is the same at  $\Delta\omega$ , and is smaller at  $2\omega$  for the proposed LNA. From (19)–(27), we can find that the proposed LNA reduces the load impedance  $(Z_3)$  of the main transistor  $M_1$  and therefore reduces  $g_{oB}$  and  $\varepsilon(\Delta\omega, 2\omega)$ , resulting in a higher IIP3.

The linearity of the cascode stage is next analyzed based on Fig. 8, where currents  $i_{ds2} = g_{m2}(V_2 - V_x), i_{1+}$  and  $i_{1-}$  are the differential input signals and  $i_{d+}$  and  $i_{d-}$  are the differential output signals.

For the cascode stage without the proposed technique, we can express  $i_d$  as

$$i_d = i_1 - g(\omega) \cdot V_{qs2} \tag{28}$$

where  $i_1$  is the differential input current  $(i_{1+} - i_{1-}), i_d$  is the differential output current  $(i_{d+} - i_{d-}), V_{gs2}$  is the gate-source voltage of the cascode transistor, and

$$q(\omega) = j\omega C_{as2}. (29)$$

From (28)–(29), due to  $C_{gs2}$ , the nonlinearity of transistor  $M_2$  influences the overall linearity of the LNA. The  $A_{\rm IIP3}$  of the conventional cascode stage without  $L_{
m add}$  and  $C_c$  can be derived using Volterra series as

$$A_{\text{IIP3}}^2 = \frac{4}{3} \cdot \frac{1}{|H(\omega)| \cdot |A_1(\omega)|^3 \cdot |\varepsilon(\Delta\omega, 2\omega)|}.$$
 (30)

 $\varepsilon(\Delta\omega,2\omega)$  and  $g_{oB}$  are defined the same as in (20) and (21):

$$H(\omega) = \frac{g(\omega)}{g_{m1}} \tag{31}$$

$$A_1(\omega) = \frac{1}{g_{m1} + g(\omega)}. (32)$$

For the cascode stage with the proposed technique, we can ob-

$$i_d = i_1 - g'(\omega) \cdot V_{gs2} \tag{33}$$

$$g'(\omega) = \frac{4j\omega C_{gs2} \cdot j\omega C_c + \frac{1}{j\omega L_{\text{add}}} (j\omega C_{gs2} + j\omega C_c)}{2j\omega C_c + \frac{1}{j\omega L_{\text{add}}}} + \omega C_{sb2} + \omega C_{gd1} + \omega C_{db1}.$$
(34)

Note that in (33), the current flowing into  $C_c$  is included. If  $\omega C_c \gg \omega C_{gs2}, \omega C_c \gg \omega C_{gs2} - (1/\omega L_{add})$  and inductor  $L_{add}$ resonates with the effective capacitance at node X at  $\omega = \omega_o$ , (34) becomes

$$g'(\omega) \approx \frac{1}{j\omega_o L_{\text{add}}} + 4j\omega_o C_{gs2} + \omega_o C_{sb2} + \omega_o C_{gd1} + \omega_o C_{db1} \approx 0$$
(35)

and (33) yields

$$i_d = i_1 - g'(\omega_o) \cdot V_{gs2} \approx i_1. \tag{36}$$

Thus, according to (36), there is no linearity degradation from the cascode stage.

The  $A_{\rm IIP3}$  of the cascode stage with the proposed technique has the same expression as (30) but with different  $q(\omega)$  as defined by (34). From the simulation, the proposed technique increases the linearity by 2.35 dBm as shown in Fig. 9.

From (33)–(36), the inductor  $L_{\text{add}}$  can resonate with the effective capacitance at node X to completely remove the nonlinearity contribution from the cascode transistor  $M_2$ . The linearity improvement will vary with different  $L_{\rm add}$  values due to the PVT variation. The IIP3 of LNA is shown in Table II. It varied less than 1.2 dBm with inductor value varied from 0% to 10%.

For the proposed cascode LNA topology shown in Fig. 4, we can draw the conclusion that the capacitive cross-coupling technique improves the linearity by increasing the effective transconductance of the cascode stage (M2), thus reducing the load impedance of the main transistor  $M_1$ . Therefore, the reduced voltage swing at node X (drain of M1) improves the linearity of CS stage of the LNA. The inductor  $L_{\rm add}$  resonates



Fig. 9. IIP3 of the differential cascode CS-LNA with and without  $L_{\rm add}$  and  $C_{\rm o}$ 

TABLE II IIP3 VERSUS  $L_{\mathrm{add}}$ 

|           | Typical | Proposed LNA with varied Ladd |        |       |  |
|-----------|---------|-------------------------------|--------|-------|--|
|           | LNA     | 3nH                           | 3.15nH | 3.3nH |  |
|           |         | (0%)                          | (5%)   | (10%) |  |
| IIP3(dBm) | -4.4    | -2.05                         | -2.3   | -2.5  |  |

with the parasitic capacitance at node X and therefore eliminates the nonlinearity and noise contribution from the cascode stage.

# V. EFFECTS OF THE TECHNIQUE ON THE LNA S11, VOLTAGE GAIN, AND LNA STABILITY

### A. Effect on the LNA S11

For the typical cascode CS-LNA,  $C_{gd1}$  of the transistor  $M_1$  reflects Miller impedance at the gate of  $M_1$ . However, it is not purely capacitive and its susceptance yields

$$B_{\text{mil1}}(j\omega) = (1 + Av(j\omega)) \times sC_{gd1}$$

$$= \frac{j\omega C_{gd1}g_{m1}}{1 + j\omega g_{m1}\frac{L_s}{C_{gs1}} - L_sC_{gs1}}$$

$$\times \frac{1}{g_{m2} + j\omega C_x}$$
(37)

where  $Av(j\omega)$  is the voltage gain from the gate to the drain of M1, and  $C_x$  is defined in (2). For the proposed LNA, it changes to

$$B'_{\text{mil1}}(j\omega) = (1 + Av'(j\omega)) \times sC_{gd1}$$

$$= \frac{j\omega C_{gd1}g_{m1}}{1 + j\omega g_{m1}\frac{L_s}{C_{gs1}} - L_sC_{gs1}}$$

$$\times \frac{1}{G'_{\text{proff}} + jB'_{\text{eff}}}$$
(38)

where  $G'_{m,\mathrm{eff}}$  and  $B'_{\mathrm{eff}}$  are defined in (10)–(12). According to (37)–(38), since the effective transconductance of the cascode stage increases, the gain of the first stage reduces, which leads to a reduced Miller effect of  $C_{gd1}$  of transistor  $M_1$ . Therefore, the



Fig. 10. Simulated S11 of the differential cascode CS-LNA with the inductor  $L_{\rm add}$  value varied from 3 nH to 5 nH.

input matching is not very sensitive to the variations of the inductor  $L_{\rm add}$ . According to Fig. 10, the input resonant frequency varied less than 1% for the  $L_{\rm add}$  value varied 66%, which is from 3 nH to 5 nH.

#### B. Effect on the LNA Voltage Gain

Under the input impedance matched condition, the voltage gain of the inductively degenerated cascode CS-LNA can be derived from Figs. 1 and 2.

$$A_{v}(j\omega) = g_{m1} \frac{1}{2R_{s}\omega_{o}C_{gs1}} \frac{g_{m2}}{\sqrt{(g_{m2})^{2} + (\omega_{o}C_{x})^{2}}} Z_{o}$$

$$= g_{m1}Q_{in}Z_{o} \frac{g_{m2}}{\sqrt{(g_{m2})^{2} + (\omega_{o}C_{x})^{2}}}$$
(39)

where  $Q_{\rm in}=1/2R_s\omega_o C_{gs1}$  is the quality factor of the LNA input network and  $Z_o$  is the overall output impedance. With the proposed technique, the cascode CS-LNA gain of Fig. 4 becomes

$$A_v(j\omega) = g_{m1}Q_{\rm in}Z_o \frac{G'_{m,\rm eff}}{\sqrt{(G'_{m,\rm eff})^2 + (B'_{\rm eff})^2}}.$$
 (40)

 $G'_{m,\text{eff}}$  and  $B'_{\text{eff}}$  are defined in (10)–(12).

The gain of the designed fully differential CS-LNA is shown in Fig. 11, where the LNA drives a  $50~\Omega$  resistor. According to (39)–(40) and simulation results in Fig. 11, the proposed technique increases the overall LNA gain by around 2 dB.

In most of the wireless transceivers, the following stage of the LNA is a mixer. It is a capacitive load rather than a 50  $\Omega$  load, which is the case in this simulation. The source-follower can drive the off-chip  $50\,\Omega$  with the voltage gain around 1. A source-follower buffer is added after the LNA to drive a  $50\,\Omega$  load. This testing setup of the LNA voltage gain is shown in Fig. 12 where LNA drives a buffer. Fig. 13 is the simulated LNA voltage gain. The LNA is simulated with a source-follower to drive the off-chip  $50\,\Omega$  and the voltage gain of interest is investigated before the source-follower. We used an ideal balun in the simulation. In practice, the LNA directly drives a practical balun without the source-follower buffer. The noise and gain influence of the balun is de-embedded. In this way, we can estimate the LNA



Fig. 11. Voltage gain simulation results of the fully differential cascode CS-LNA with and without  $L_{\rm add}$  and  $C_c$ .



Fig. 12. Voltage gain testing setup of the fully differential cascode CS-LNA when driving the on-chip buffer.

voltage gain while driving the mixer in the wireless receiver. Since the buffer provides a 250 fF capacitive load rather than a 50  $\Omega$  resistive load, the LNA voltage gain increases to 20.4 dB as shown in Fig. 13.

#### C. Effect on the LNA Stability

The stability factor [4] of the LNA is defined as

$$K = \frac{1 + |\Delta|^2 - |S11|^2 - |S22|^2}{2|S21||S12|}$$
(41)

where  $\Delta = S11S22 - S12S21$ .

The unconditional stability requirement of LNA is K > 1 and  $|\Delta| < 1$ . When the input and output of the LNA are matched to the source and load impedance, S11 and S22 are almost 0. With the decreasing of S12,  $|\Delta|$  reduces, which means better stability of the LNA. The S12 reflects the input-output isolation of the LNA. Compared with the typical LNA, the added inductor  $L_{\rm add}$  at the gate of the cascode transistor M2 along with the inherent capacitances provides a low impedance path for the output signal feedback to the input, which helps to improve the input-output isolation (S12) [23]. The cross-coupling capacitor  $C_c$  forms a signal path from the gate of the cascode transistor M2 to the source of M2, which reduces the isolation effect of the transistor M2. The proposed technique presents an overall comparable isolation effect with the typical LNA with around 3 dB worse S12 value in the simulation. From simulation, the K value of the LNA is 52.5 at 2.2 GHz without  $L_{\rm add}$  and  $C_c$ . K becomes 30.5 at 2.2 GHz with  $L_{\rm add}$  and  $C_c$ . The difference of the K value is partly due to the 2 dB S21 difference and 3 dB S12 difference with/without  $L_{
m add}$ and  $C_c$ . The LNA is stable in both cases.



Fig. 13. Voltage gain simulation results of the fully differential cascode CS-LNA when driving an on-chip buffer.

#### VI. DESIGN AND MEASUREMENT RESULTS

A fully differential cascode CS-LNA was designed and fabricated using a proposed inclusive noise reduction and linearity improvement technique. The inductor  $L_g$  is an off-chip inductor. The added inductor  $L_{\rm add}$  (around 3 nH) is a bonding wire inductor. The inductors  $L_s$  (0.5 nH) and  $L_d$  (3 nH) are on-chip spiral inductors, with  $Q\approx 3$ . The design was implemented using TSMC 0.35  $\mu{\rm m}$  CMOS technology. The chip microphotograph is shown in Fig. 14. The LNA occupies 1300  $\mu{\rm m}\times 1000$   $\mu{\rm m}$  active area, with the LNA core using 850  $\mu{\rm m}\times 850$   $\mu{\rm m}$  active area.

 $L_g$  value is adjusted in the measurement to achieve the input impedance matching at the desired frequency. Fig. 15 shows the measured S11, S21, and S12. The LNA power gain is 8.4 dB at 2.2 GHz. If followed by a buffer, the LNA output impedance is larger than 50  $\Omega$  and the LNA gain increases up to 20.4 dB in simulation. S11 is less than -13 dB, and S12 is less than -30 dB. Fig. 16 shows the measured NF of the LNA. The LNA has 1.92 dB NF. The IIP3 was measured using a two-tone test: 2.2 GHz and 2.22 GHz. It is shown in Fig. 17. The IIP3 is -2.55 dBm. The core LNA draws 9 mA from a 1.8 V power supply. Due to the mismatch of the gate inductor  $L_{\rm add}$ , the noise of the power supply can inject into the LNA output. The power supply rejection ratio (PSRR) of the LNA with 5% and 10%  $L_{\rm add}$  mismatches is shown in Fig. 18. The LNA has better than -24 dB PSRR at 2.2 GHz with 10%  $L_{\rm add}$  mismatch.

The comparison of this LNA with the published literatures is summarized in Table III. Although the designed LNA is a fully differential structure in 0.35  $\mu$ m process, it provides the best noise performance. The published LNAs consume less bias current because of the single-ended structure and more advanced technology. The linearity in [24] is higher due to the larger bias current and more voltage headroom for the transistors. Although the current source of the designed fully differential LNA reduces the voltage headroom, it still achieves comparable linearity with respect to [25]. The LNA gain is proportional to the inductor quality factor and the inductor value as shown below [25]:

Gain 
$$\propto R_p \propto Q_d^2 R_d \propto \omega_o Q_d L_d$$
 (42)



Fig. 14. Chip micrograph of the differential cascode CS-LNA.



Fig. 15. Measured S11, S12 and S21 of the differential cascode CS-LNA.

where  $R_d$  is the series resistance of  $L_d$ ,  $R_p$  is the parallel resistance of  $L_d$  obtained from the series to parallel transformation, and  $Q_d$  is the quality factor of  $L_d$ . The LNA is designed in 0.35  $\mu$ m process with a low Q on-chip inductor, which results in a smaller gain. After adding a buffer (with similar input impedance of a typical CMOS Gilbert cell) after the LNA, the LNA can achieve around 20.4 dB voltage gain, which is sufficient for a number of wireless applications.

In the deep-submicron process, the parasitic capacitance of the devices is smaller, thus its effect explained in this paper becomes less significant at the lower operating frequency, but as the operating frequency increases to such as 10 GHz or higher, the same effect will appear even in the advanced process. On the other hand, the output impedance of the transistor is smaller in the advanced process, which increases the noise contribution of the cascode transistor. This effect combined with the parasitic capacitance makes the cascode transistor to be still an important noise contributor. The proposed technique can still be effective under these conditions, and the theoretical analysis is also valid. The proposed solution applies the capacitive cross-coupling technique to the cascode transistor of the LNA,



Fig. 16. Measured NF of the differential cascode CS-LNA.



Fig. 17. Measured IIP3 of the differential cascode CS-LNA, with two tones at 2.2 GHz and 2.22 GHz.



Fig. 18. PSRR of the LNA with 5% and 10%  $L_{\rm add}$  mismatches.

which can increase the effective transconductance of the cascode transistor and improve the linearity of the common source stage of the LNA. The gate inductor effectively combined with the cross-coupling capacitor can reduce the noise and the nonlinearity influence of the cascode transistor with a smaller inductor value as proved in Sections III and IV. To verify our proposed technique in the deep-submicron process, the LNA is designed in UMC 0.13  $\mu m$  CMOS process and simulated based on the noise model provided by UMC. At 10 GHz, the proposed technique reduces the differential cascode CS-LNA NF from 1.55 dB to 0.95 dB, with  $L_{\rm add}$  value as 0.5 nH.

| Parameters      | [24]    | [25]    | [26]    | [27]    | This work    |              |
|-----------------|---------|---------|---------|---------|--------------|--------------|
|                 |         |         |         |         | Simulated    | Measured     |
| Frequency       | 2.45    | 2.46    | 2.4     | 0.95    | 2.2          | 2.2          |
| (GHz)           |         |         |         |         |              |              |
| S11(dB)         | <-14.2  | <-18.4  | <-33    | <-14    | <-13         | <-13         |
| S21(dB)         | 15.1*   | 14      | 6       | 17      | 10 (20.4)    | 8.6          |
| NF(dB)          | 2.88    | 2.36    | 4.8     | 3.4     | 1.87         | 1.92         |
| IIP3            | 2.2     | -2.2    | 0.55    | -5.1    | -2.05        | -2.55        |
| (dBm)           |         |         |         |         |              |              |
| Bias current    | 8.1     | 3.1     | N/A     | 5.6     | 4.5×2        | 4.5×2        |
| (mA)            |         |         |         |         |              |              |
| Power supply(V) | 3       | 1.5     | 3.3     | 2.3     | 1.8          | 1.8          |
| Topology        | Single- | Single- | Single- | Single- | Fully-       | Fully-       |
|                 | ended   | ended   | ended   | ended   | differential | differential |
| CMOS Process    | 0.25µm  | 0.15µm  | 0.35µm  | 0.35µm  | 0.35µm       | 0.35µm       |

TABLE III PERFORMANCES COMPARED WITH PRIOR PUBLISHED CASCODE CS-LNAS

#### VII. CONCLUSION

In this paper, a noise reduction and linearity improvement technique for a differential cascode CS-LNA was proposed. The inductor connected at the gate of the cascode transistor and the capacitive cross-coupling are strategically combined to reduce the noise and nonlinearity contributions of the cascode transistors. It is the first time that the capacitive cross-coupling technique is applied to the cascode transistors of the CS-LNA. It increases the effective transconductance of the cascode transistor, reduces the impedance seen out by the drain of the main transistor, and thus improving the linearity of the CS stage in the LNA. The inductor  $L_{\mathrm{add}}$  resonates with the effective capacitance at the drain node of the main transistor with smaller inductance value compared with the typical inductor based technique. It ideally removes the noise and linearity influences from the cascode transistor, and results in a higher voltage gain. The proposed technique is theoretically formulated. From simulation results in TSMC 0.35  $\mu$ m CMOS process, it reduces the LNA NF by 0.35 dB at 2.2 GHz, and improves the LNA IIP3 by 2.35 dBm. To illustrate the use of the proposed approach in small-size technology, a 10 GHz LNA is also designed using UMC 0.13  $\mu$ m CMOS process. The proposed technique reduces the NF from 1.55 dB to 0.95 dB, which is simulated based on the noise model provided by UMC. This verifies the validity of our proposed technique in the deep-submicron process.

# APPENDIX A NOISE ANALYSIS OF THE PROPOSED LNA

For the typical CS-LNA in Fig. 1, the noise factor can be calculated using the small-signal model in Fig. 2. Following the procedure in [1]–[4], when ignoring the cascode transistor, the noise factor of the CS LNA is derived as

$$F_1 = 1 + \frac{R_l}{R_s} + \frac{R_g}{R_s} + \frac{\gamma}{\alpha} \frac{\chi}{Q_L} \frac{\omega_o}{\omega_T}$$
 (A.1)

where  $\chi$  and  $Q_L$  are defined in (5)–(6).

Due to the existence of the parasitic capacitance  $C_x$  in Figs. 1 and 2, the noise factor of the CS-LNA is influenced by the cascode transistor  $M_2$ .

The drain noise current of the cascode transistor  $M_2$  is

$$\overline{i_{d2}^2} = 4KT\gamma_2 g_{do2} \Delta f. \tag{A.2}$$

The input-referred noise at the source of the cascode transistor is

$$\overline{V_{n,d2}^2} = \overline{i_{d2}^2} \times \left(\frac{\omega_o C_x}{(\omega_o C_x + g_{m2})g_{m2}}\right)^2$$
. (A.3)

The voltage gain from the input to the source of the cascode transistor is

$$A_{v1} = \frac{g_{m1}}{2\omega_o C_{qs1} R_s} \times \frac{1}{\omega_o C_x + g_{m2}}.$$
 (A.4)

The CS-LNA can be treated as a CS-CG two stage amplifier. Following the cascode network noise calculation theory [4], the noise factor of the CS-LNA is derived as

$$F = F_1 + \frac{\overline{V_{n,d2}^2}}{\overline{V_{n,Rs}^2}(A_{v1})^2} = F_1 + \frac{\overline{V_{n,d2}^2}}{4KTR_s(A_{v1})^2}.$$
 (A.5)

Substituting (A.2), (A.3), and (A.4) into (A.5), we can get

$$F = F_1 + F_c = F_1 + 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o^2 C_x}{\omega_T g_{m2}}\right)^2$$
. (A.6)

The  $C_x$  plays an important role in the LNA noise performance especially at the higher frequency.

After applying the proposed technique, the cascode transistor provides an equivalent transconductance,  $G'_{m,eff}$ , and susceptance,  $B'_{\text{eff}}$ .

$$F' = F_1 + F'_c = F_1 + 4R_s \gamma_2 g_{do2} \left(\frac{\omega_o B'_{\text{eff}}}{\omega_T G'_{m,\text{eff}}}\right)^2$$
 (A.7)

where  $G'_{m,{\rm eff}}$  and  $B'_{{\rm eff}}$  are defined in (10) and (11). By reducing the value of  $(B'_{{\rm eff}}/G'_{m,{\rm eff}})$ , the LNA can obtain better noise performance.

<sup>\*:</sup> In fact in [24] they reported the transducer gain.

 $<sup>^{+}</sup>$ : 20.4 dB is obtained when an output buffer is used instead of 50 $\Omega$  load.



Fig. 19. Analyzed cascode stage equivalent circuit.

#### APPENDIX B

NONLINEARITY ANALYSIS OF THE LNA CASCODE TRANSISTOR

Volterra series theory is applied to the cascode stage of the conventional CS-LNA in Fig. 19, [17]-[22].

Applying KCL to each node of the model in Fig. 19, we can get

$$SC_{gs2}(V_2 - V_1) + i_d = SC_{gs2}V_{gs2} + i_d = i_1$$
 (B.1)  
 $V_1 = i_1 \times Z_1$  (B.2)

where  $i_1$  is the input and  $i_d$  is the output. The relation between  $i_1$  and  $i_d$  can be expressed up to third order using Volterra series

$$i_d = i_{ds2} = f(i_1)$$

$$= c_1(s) \circ i_1 + c_2(s_1, s_2) \circ i_1^2 + c_3(s_1, s_2, s_3) \circ i_1^3.$$
(B.3)

The relation between the drain currents of M2 and the gate source voltage  $V_{gs2}$  in Fig. 19 can be expressed up to third order:

$$i_{ds2} \approx g_m V_{gs2} + g_2 V_{gs2}^2 + g_3 V_{gs2}^3$$
 (B.4)

Assuming the relation between  $V_{gs2}$  and the input  $i_1$  can be expressed up to third order using Volterra series as

$$V_{gs2} \approx a_1(s) \circ i_1 + a_2(s_1, s_2) \circ i_1^2 + a_3(s_1, s_2, s_3) \circ i_1^3$$
(B.5)

where  $a_1(s)$  is the first order coefficient term with one input frequency,  $a_2(s_1, s_2)$  is the second order coefficient term with two input frequencies, and  $a_3(s_1, s_2, s_3)$  is the third order coefficient term with three input frequencies. They represent the mixed nonlinear effect for multiple input frequencies.  $a_1(s), a_2(s_1, s_2)$ and  $a_3(s_1, s_2, s_3)$  can be obtained by solving (B.1)-(B.5) by equating the same order terms of  $i_1$  at both sides of the equations.

Substituting (B.4) into (B.5), we can get

$$i_{d} \approx i_{ds2} \approx g_{m}a_{1}(s) \circ i_{1}$$

$$+ [g_{m}a_{2}(s_{1}, s_{2}) + g_{2}a_{1}(s_{1})a_{1}(s_{2})] \circ i_{1}^{2}$$

$$+ [g_{m}a_{3}(s_{1}, s_{2}, s_{3}) + 2g_{2}\overline{a_{1}(s_{1})}a_{2}(s_{2}, s_{3})$$

$$+ g_{2}a_{1}(s_{1})a_{1}(s_{2})a_{1}(s_{3})] \circ i_{1}^{3}$$
(B.6)

$$\frac{\text{where}}{a_1(s_1)a_2(s_2, s_3)} = \frac{1}{3} [a_1(s_1)a_2(s_2, s_3) + a_1(s_2)a_2(s_1, s_3) + a_1(s_3)a_2(s_1, s_2)]$$

$$+a_1(s_3)a_2(s_1, s_2)]$$
(B.7)

Substituting (B.5) and (B.6) into (B.1), we can get

$$SC_{gs2}\left(a_{1}(s) \circ i_{1} + a_{2}(s_{1}, s_{2}) \circ i_{1}^{2} + a_{3}(s_{1}, s_{2}, s_{3}) \circ i_{1}^{3}\right) + g_{m}a_{1}(s) \circ i_{1} + (g_{1}a_{2}(s_{1}, s_{2}) + g_{2}a_{1}(s_{1})a_{1}(s_{2})) \circ i_{1}^{2} + (g_{m}a_{3}(s_{1}, s_{2}, s_{3}) + 2g_{2}\overline{a_{1}(s_{1})a_{2}(s_{2}, s_{3})} + g_{2}a_{1}(s_{1})a_{1}(s_{2})a_{1}(s_{3})) \circ i_{1}^{3} = i_{1}.$$
(B.8)

For the harmonic input method, (B.8) needs to hold true for the first, second, and third order terms. With a single input tone,  $i_1 = e^{st}$ , equating the coefficients of  $e^{st}$  of (B.8), we can get

$$a_1(s) = \frac{1}{g_m + sC_{qs2}}.$$
 (B.9)

Applying the two tones input,  $i_1 = e^{s_1 t} + e^{s_2 t}$ , to (B.8) and equating the coefficients of  $e^{(s_1+s_2)t}$ , we can get

$$a_2(s) = -\frac{-g_2 a_1^2(s)}{g_m + s C_{gs2}}. (B.10)$$

Applying the three tones input,  $i_1 = e^{s_1t} + e^{s_2t} + e^{s_3t}$ , to (B.8) and equating the coefficients of  $e^{(s_1+s_2+s_3)t}$ , we can get

$$a_3(s) = -\frac{-2g_2\overline{a_1(s_1)a_2(s_1, s_2)}}{g_m + sC_{as2}}.$$
 (B.11)

Substituting (B.8)–(B.11) into (B.3) and (B.4), we can get

$$c_1(s) = g_m a_1(s) \tag{B.12}$$

$$c_2(s) = g_m a_2(s_1, s_2) + g_2 a_1(s_1) a_1(s_2)$$
 (B.13)

$$c_3(s) = g_m a_3(s_1, s_2, s_3) + 2g_2 \overline{a_1(s_1)a_2(s_2, s_3)} + g_2 a_1(s_1)a_1(s_2)a_1(s_3).$$
(B.14)

The third order intermodulation is the coefficient value when  $s_1 = s_2 = s_a \text{ and } s_3 = -s_b.$ 

The 
$$A_{\rm IIP3}$$
 of the cascode stage can be derived as
$$A_{\rm IIP3}^2 = \frac{4}{3} \cdot \frac{1}{|H(\omega)| \cdot |a_1(\omega)|^3 \cdot |\varepsilon(\Delta\omega, 2\omega)|} \tag{B.15}$$

$$g(\omega) = j\omega C_{as2} \tag{B.16}$$

$$\varepsilon(\Delta\omega, 2\omega) = g_3 - g_{oB} \tag{B.17}$$

$$g_{oB} = \frac{2}{3}g_2^2 \left[ \frac{2}{g_m + g(\Delta\omega)} + \frac{1}{g_m + g(2\omega)} \right]$$
 (B.18)

$$H(\omega) = \frac{g(\omega)}{g_m}. (B.19)$$

For the cascode stage with the proposed technique shown in Fig. 4, the analyzed cascode stage equivalent circuit is shown in Fig. 8.

Applying KCL to every node of the model in Fig. 8,

$$SC_{gs2}(V_{2+} - V_{1+}) + i_{d+} + SC_c(V_{2-} - V_{1+}) = i_{1+}$$
 (B.20)

$$SC_c(V_{1-}-V_{2+}) = SC_{gs2}(V_{2+}-V_{1+}) + sL_{add}V_{2+}$$
 (B.21)

$$V_{1-} = -V_{1+} \tag{B.22}$$

$$V_{2-} = -V_{2+} \tag{B.23}$$

$$i_{1-} = -i_{1+}$$
 (B.24)

$$i_{d-} = -i_{d+}.$$
 (B.25)

For the cascode stage with the proposed technique, we can get

$$i_d = i_1 - q'(\omega) \cdot V_{as2} \tag{B.26}$$

$$g'(\omega) = \frac{4j\omega C_{gs2} \cdot j\omega C_c + \frac{1}{j\omega L_{\text{add}}} (j\omega C_{gs2} + j\omega C_c)}{2j\omega C_c + \frac{1}{j\omega L_{\text{add}}}} + \omega C_{gd1} + \omega C_{db1}. \quad (B.2)$$

Replacing (B.16) with (B.27), all the other results from (B.15)–(B.19) are still valid.

For the proposed technique, if (B.27) equals zero, the current generated by  $M_1$  will all flow to the output without nonlinearity degradation. This helps to improve the LNA linearity.

For the typical CS-LNA with a cascode transistor, the non-linearity degradation can be evaluated by (B.15). From DC simulation, calculate the gate source capacitance  $C_{gs2}$ , the first order transconductance gm, the second order nonlinearity term g2 and the third order nonlinearity term g3. Calculate  $g(\omega), g_{oB}, \varepsilon(\Delta\omega, 2\omega)$  and  $H(\omega)$  using (B.16)–(B.19). Calculate the input third order intermodulation using (B.15).

# APPENDIX C

VOLTAGE GAIN AND S11 ANALYSIS OF THE PROPOSED LNA

From Fig. 1 and 2, the voltage gain from the input to the source of the cascode transistor is

$$A_{v1} = g_{m1}Q_{\text{in1}} \times \frac{1}{\omega_o C_x + g_{m2}}$$

$$= \frac{g_{m1}}{2\omega_o C_{as1}R_s} \times \frac{1}{\omega C_x + g_{m2}}.$$
 (C.1)

The voltage gain of the cascode stage is

$$A_{v2} = g_{m2} Z_o. (C.2)$$

The overall voltage gain of the LNA is now calculated as

$$A_{v} = A_{v1} \times A_{v2} = \frac{g_{m1}}{2\omega_{o}C_{gs1}R_{s}} \times \frac{g_{m2}}{\omega C_{x} + g_{m2}}Z_{o}. \quad \text{(C.3)}$$

The magnitude of the overall voltage gain is calculated as in (39).

After applying the proposed technique, the cascode transistor provides an equivalent transconductance,  $G_{m,\mathrm{eff}}'$ , and susceptance,  $B_{\mathrm{eff}}'$ .

$$A_v = \frac{g_{m1}}{2\omega_o C_{gs1} R_s} \times \frac{G'_{m,\text{eff}}}{B'_{\text{eff}} + G'_{m,\text{eff}}} Z_o \qquad (C.4)$$

where  $G'_{m,\text{eff}}$  and  $B'_{\text{eff}}$  are defined in (10) and (11).

From Fig. 1, when ignoring the Miller effect of the  $C_{gd1}$ , the voltage gain from the gate of M1 to the source of the cascode transistor is calculated as

$$A_{v,g} = \frac{\frac{g_{m1}}{sC_{gs}}}{g_{m1}\frac{L_s}{C_{qs}} + sL_s + \frac{1}{sC_{qs}}} \frac{1}{\omega C_x + g_{m2}}.$$
 (C.5)

The gate-drain capacitor is a Miller capacitor across the gate and the drain of the M1. The equivalent Miller susceptance at the gate of M1 is calculated as

$$B_{\text{mil1}}(j\omega) = (1 + A_{v,q}(j\omega)) \times sC_{qd1}.$$
 (C.6)

Substituting (C.5) into (C.6), we can get (37).

After applying the proposed technique, the cascode transistor provides an equivalent transconductance,  $G_{m,\mathrm{eff}}'$ , and susceptance,  $B_{\mathrm{eff}}'$ . The Miller susceptance (37) becomes (38).

#### ACKNOWLEDGMENT

The authors thank C. Mishra, M. Onabajo, S. Ganesan, Dr. C. Xin, W. Huang, M. El-Nozahi, and F. Abdel-Latif Hussien for helpful discussions. They would also like to thank X. Guan and R. Xu for their help in the chip measurement.

#### REFERENCES

- D. K. Sheffer and T. H. Lee, "A 1.5 V, 1.5 GHz CMOS low-noise amplifier," *IEEE J. Solid-State Circuits*, vol. 32, no. 5, pp. 745–759, May 1997.
- [2] D. K. Sheffer and T. H. Lee, "Corrections to "A 1.5 V, 1.5 GHz CMOS low-noise amplifier"," *IEEE J. Solid-State Circuits*, vol. 40, no. 6, pp. 1397–1398, Jun. 2005.
- [3] T. K. Nguyen, C. H. Kim, G. J. Ihm, M. S. Yang, and S. G. Lee, "CMOS low-noise amplifier design optimization teheniques," *IEEE Trans. Microw. Theory Tech.*, vol. 52, no. 5, pp. 1433–1442, May 2004.
- [4] T. H. Lee, *The Design of CMOS Radio-Frequency Integrated Circuits*. Cambridge, U.K.: Cambridge Univ. Press, 1998.
- [5] L. Belostotski and J. W. Haslett, "Noise figure optimization of inductively degenerated CMOS LNAs with integrated gate inductors," *IEEE Trans. Circuits Syst. I: Reg. Papers*, vol. 53, no. 7, pp. 1409–1422, Jul. 2006.
- [6] H. Darabi and A. A. Abidi, "A 4.5 mW 900-MHz CMOS receiver for wireless paging," *IEEE J. Solid-State Circuits*, vol. 35, no. 8, pp. 1085–1096, Aug. 2000.
- [7] W. Zhuo, S. H. K. Embabi, J. Pineda de Gyvez, and E. Sánchez-Sinencio, "Using capacitive cross-coupling technique in RF low-noise amplifiers and down-conversion mixer design," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2000, pp. 116–119.
- [8] X. Li, S. Shekhar, and D. J. Allstot, "Gm-boosted common-gate LNA and differential Colpitts VCO/QVCO in 0.18-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2609–2619, Dec. 2005.
- [9] W. Zhuo, X. Li, S. Shekhar, S. H. K. Embabi, J. Pineda de Gyvez, D. J. Allstot, and E. Sánchez-Sinencio, "A capacitor cross-coupled common-gate low noise amplifier," *IEEE Trans. Circuits Syst. II: Expr. Briefs*, vol. 52, no. 12, pp. 875–879, Dec. 2005.
- [10] T. H. Lee, H. Samavati, and H. R. Rategh, "5-GHz CMOS wireless LANs," *IEEE Trans. Microw. Theory Tech.*, vol. 50, no. 1, pp. 268–280, Jan. 2002.
- [11] H. Samavati, H. R. Rategh, and T. H. Lee, "A 5-GHz CMOS wireless LAN receiver front-end," *IEEE J. Solid-State Circuits*, vol. 35, no. 5, pp. 765–772, May 2000.
- [12] M. Zargari, M. Terrovitis, S. H.-M. Jen, B. J. Kaczynski, L. MeeLan, M. P. Mack, S. S. Mehta, S. Mendis, K. Onodera, H. Samavati, W. W. Si, K. Singh, A. Tabatabaei, D. Weber, D. K. Su, and B. A. Wooley, "A single-chip dual-band tri-mode CMOS transceiver for IEEE 802. 11a/b/g wireless LAN," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2239–2249, Dec. 2004.
- [13] R. Fujimoto, K. Kojima, and S. Otaka, "A 7-GHz 1.8-dB NF CMOS low-noise amplifier," *IEEE J. Solid-State Circuits*, vol. 37, no. 7, pp. 852–856, Jul. 2002.

- [14] W. Guo and D. Huang, "The noise and linearity optimization for a 1.9 GHz CMOS low noise amplifier," in *Proc. IEEE Asia-Pacific Conf. ASIC*, Aug. 2002, pp. 253–257.
- [15] ASITIC Homepage. Dept. EECS, Univ. Berkeley, CA [Online]. Available: rfic.eecs.berkeley.edu/~niknejad/asitic.html
- [16] A. M. Niknejad and R. G. Meyer, "Analysis, design, and optimization of spiral inductors and transformers for Si RFIC's," *IEEE J. Solid-State Circuits*, vol. 33, no. 10, pp. 1470–1481, Oct. 1998.
- [17] V. Aparin and C. Persico, "Effect of out-of-band terminations on intermodulation distortion in common-emitter circuits," in *IEEE MTT-S Dig.*, Sep. 1999, vol. 3, pp. 977–980.
- [18] V. Aparin and L. E. Larson, "Linearization of monolithic LNAs using low-frequency low-impedance input termination," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2003, pp. 137–140.
- [19] T. W. Kim, B. Kim, and K. Lee, "Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 223–229, Jan 2004
- [20] V. Aparin and L. E. Larson, "Modified derivative superposition method for linearizing FET low-noise amplifiers," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 2, pp. 571–581, Feb. 2005.
- [21] S. Ganesan, E. Sánchez-Sinencio, and J. Silva-Martinez, "A highly linear low noise amplifier," *IEEE Trans. Microw. Theory Tech.*, vol. 54, no. 12, pp. 4079–4085, Dec. 2006.
- [22] C. Xin and E. Sánchez-Sinencio, "A linearization technique for RF low noise amplifier," in *Proc. IEEE Int. Symp. Circuits and Systems* (ISCAS'04), May 2004, pp. 313–316.
- [23] S. H. M. Lavasani and S. Kiaei, "A new method to stabilize high frequency high gain CMOS LNA," in *Proc. IEEE Electronics, Circuits* and Systems Conf., Shadah, United Arab Emirates, Dec. 2003, pp. 982–985
- [24] X. Li, T. Brogan, M. Esposito, B. Myers, and K. K. O, "A comparison of CMOS and SiGe LNA's and mixers for wireless LAN application," in *Proc. IEEE Custom Integrated Circuits Conf. (CICC)*, 2001, pp. 531–534.
- [25] V. Chandrasekhar, "A packaged 2.4 GHz LNA in a 0.15 μm CMOS process with 2kV HBM ESD protection," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2002, pp. 347–350.
- [26] J. Su, C. Meng, Y. Li, S. Tseng, and G. Huang, "2.4 GHz 0.35 μm CMOS single-ended LNA and mixer with gain enhancement techniques," in *Proc. Asia-Pacific Microwave Conf. (APMC)*, Dec. 2005, pp. 1550–1553.
- [27] C. Xin and E. Sánchez-Sinencio, "A GSM LNA using mutual-coupled degeneration," *IEEE Microw. Wireless Compon. Lett.*, vol. 15, no. 2, pp. 68–70, Feb. 2005.



Xiaohua Fan (M'08) was born in China in 1976. He received the B.S. degree in electrical engineering from Tsinghua University, Beijing, China, the M.S. degree from Chinese Academy of Sciences, Beijing, and the Ph.D. degree in electrical engineering from Texas A&M University, College Station, in 1998, 2001, and 2007, respectively.

From May 2005 to August 2005, he was an intern at Analog Devices, Wilmington, MA. From May 2006 to August 2006, he was an intern at Linear Technology, Colorado Springs, CO. Since October 2007,

he has been with Marvell Technology, Austin, TX. His research includes low-power multistage amplifier design and integrated RF circuits design.



Heng Zhang (S'07) received the B.S. degree in electrical engineering from Peking University, Beijing, China, in 2004. She is currently working towards the Ph.D. degree at the Analog and Mixed-Signal Center, Texas A&M University, College Station.

In the summer and fall of 2006, she worked as a design intern at Texas Instruments, Dallas, TX, where she designed a low-power ADC for servo IC applications. In summer 2007, she interned at UMC, Sunnyvale, CA, where she worked on digital calibration of high-speed ADCs. Her main research interests in-

clude data converters and RF circuits design.



Edgar Sánchez-Sinencio (F'92) was born in Mexico City, Mexico. He received the degree in communications and electronic engineering (Professional degree) from the National Polytechnic Institute of Mexico, Mexico City, the M.S.E.E. degree from Stanford University, Stanford, CA, and the Ph.D. degree from the University of Illinois at Urbana-Champaign, in 1966, 1970, and 1973, respectively.

In 1974, he held an industrial Postdoctoral position with the Central Research Laboratories, Nippon

Electric Company, Ltd., Kawasaki, Japan. From 1976 to 1983, he was the Head of the Department of Electronics at the Instituto Nacional de Astrofísica, Optica y Electrónica (INAOE), Puebla, Mexico. He is currently the TI J. Kilby Chair Professor and Director of the Analog and Mixed-Signal Center at Texas A&M University, College Station. He is coauthor of the books Switched Capacitor Circuits (Van Nostrand-Reinhold, 1984) and CMOS PLL Synthesizers: Analysis and Design (Springer, 2005), and co-editor of the book Low Voltage/Low-Power Integrated Circuits and Systems (IEEE Press, 1999). His current research interests are in the areas of medical electronics, RF-communication circuits, and low-voltage analog and mixed-mode circuit design.

Dr. Sánchez-Sinencio was the General Chairman of the 1983 26th Midwest Symposium on Circuits and Systems. He was an Associate Editor for IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS (1985–1987), and an Associate Editor for the IEEE TRANSACTIONS ON NEURAL NETWORKS. He is the former Editor-in-Chief of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II. In November 1995, he was awarded an Honoris Causa Doctorate by the National Institute for Astrophysics, Optics and Electronics, Mexico, the first honorary degree awarded for Microelectronic Circuit Design contributions. He is co-recipient of the 1995 Guillemin–Cauer Award for his work on cellular networks. He was also the co-recipient of the 1997 Darlington Award for his work on high-frequency filters. He received the Circuits and Systems Society Golden Jubilee Medal in 1999. He is a former IEEE CAS Vice President–Publications. He was the IEEE Circuits and Systems Society Representative to the Solid-State Circuits Society (2000–2002). He is a former member of the IEEE Solid-State Circuits Fellow Award Committee.